

#### EEE 4134 VLSI I Laboratory

## COMPARATIVE ANALYSIS OF FULL ADDERS USING 9, 10, 14 AND 16 TRANSISTORS IN CADENCE® VIRTUOSO®

#### Submitted by,

Prangon Chowdhury

ID:190105021

Section: A

Year: 3<sup>rd</sup>

Semester: 2<sup>nd</sup>

#### INTRODUCTION

Full Adders are the foundational unit of Arithmetic VLSI circuits found in every processors and microcontroller inside Arithmetic and Logic units (ALU).

#### PRINCIPLE OF FULL ADDER



#### TRUTH TABLE OF FULL ADDER

Sum S=(A XOR B)XOR C Cout=A AND B OR (A XOR B)



## DIFFERENT TECHNIQUES OF FULL ADDER

- ◆ 9T Full Adder
- ◆ 10T Full Adder
- ◆ 14T Full Adder
- ◆ 16T Full Adder









| Method | Propagation delay(s) | Average<br>Power(watt) | Power<br>Delay<br>Product | Cell<br>Area<br>(um)^2 | No of<br>Transistor | No. of<br>DRC<br>Error | No. of LVS<br>Error |
|--------|----------------------|------------------------|---------------------------|------------------------|---------------------|------------------------|---------------------|
| 1      | 24.37E-12            | 31.17E-6               | 2.65E-20                  | 17.87                  | 9                   | No                     | No                  |









| Method | Propagation delay(s) | Average<br>Power(watt) | Power<br>Delay<br>Product | Cell<br>Area<br>(um)^2 | No of<br>Transisto<br>r | No. of<br>DRC<br>Error | No. of LVS<br>Error |
|--------|----------------------|------------------------|---------------------------|------------------------|-------------------------|------------------------|---------------------|
| 2      | 52.63E-12            | 193.1E-6               | 1.140E-14                 | 26.98                  | 10                      | No                     | No                  |









| Method | Propagation delay(s) | Average<br>Power(watt) | Power<br>Delay<br>Product | Cell<br>Area<br>(um)^2 | No of<br>Transisto<br>r | No. of<br>DRC<br>Error | No. of LVS<br>Error |
|--------|----------------------|------------------------|---------------------------|------------------------|-------------------------|------------------------|---------------------|
| 3      | 35.17E-12            | 3.241E-6               | 1.140E-16                 | 53.05                  | 14                      | No                     | No                  |









| Method | Propagation delay(s) | Average<br>Power(watt) | Power<br>Delay<br>Product | Cell<br>Area<br>(um)^2 | No of<br>Transisto<br>r | No. of<br>DRC<br>Error | No. of LVS<br>Error |
|--------|----------------------|------------------------|---------------------------|------------------------|-------------------------|------------------------|---------------------|
| 4      | 122.6E-12            | 0.5717E-6              | 3.96E-15                  | 32.31                  | 16                      | No                     | No                  |

## **COMPARISON**

| Method | Propagation<br>delay(s) | Average<br>Power(watt) | Power<br>Delay<br>Product | Cell Area<br>(um)^2 | No of<br>Transisto<br>r | No. of<br>DRC<br>Error | No. of LVS<br>Error |
|--------|-------------------------|------------------------|---------------------------|---------------------|-------------------------|------------------------|---------------------|
| 1      | 24.37E-12               | 31.17E-6               | 2.65E-20                  | 17.87               | 9                       | No                     | No                  |
| 2      | 52.63E-12               | 193.1E-6               | 1.140E-14                 | 26.98               | 10                      | No                     | No                  |
| 3      | 35.17E-12               | 3.241E-6               | 1.140E-16                 | 53.05               | 14                      | No                     | No                  |
| 4      | 122.6E-12               | 0.5717E-6              | 3.96E-15                  | 32.31               | 16                      | No                     | No                  |

## MERITS AND DEMERITS

|     | Merits                                                                                                                                  | Demerits                                                                         |
|-----|-----------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------|
| 9T  | <ul> <li>Low power and high-performance Full Adder</li> <li>Power &amp; Delay can be minimized by optimizing transistor size</li> </ul> | <ul><li>Loss threshold voltage in transistor.</li><li>It lacks driving</li></ul> |
| 10T | <ul> <li>Requires less area compared to higher gate count</li> <li>Lower Power Consumption and operating voltage.</li> </ul>            | <ul><li>Very poor driving capacity.</li><li>Voltage drop occurs.</li></ul>       |
| 14T | Delay decrease faster with the supply voltage.                                                                                          | It has voltage Swing.                                                            |
| 16T | <ul><li>Low transistor count</li><li>Low surface area</li><li>Less power consumption</li></ul>                                          | <ul><li>High input impedance.</li><li>Very low driving capacity.</li></ul>       |

#### **FUTURE ASPECTS**

The future aspects of full adder circuits might include various advancements and improvements to their design structure and functionality. Some possible future developments in this area could involve the following:

Increased performance

- Reduction in power consumption
- Integration with other circuits
- Implementation in new technologies
- Development of new types of adders

#### CONCLUSION

To conclude, the above discussion all the variations and size shrinking of single bit full adders are done to improve the power consumption of the cell so that it can be better useful for convenient applications. The delay got decreased for some circuits and the speed of the full adder circuit is increased. As technology advances further, the arithmetic unit of the processor will also be capable of delivering faster results.

# Thank You